

## Topic 9. Sequential Circuit Analysis

Prepared by Nabila Husna Shabrina

Contact: nabila.husna@umn.ac.id

## Subtopic

9.1 State Table9.2 Circularand State DiagramDiagram

9.2 Circuit to State Diagram







- State table is a table that describes how the sequential circuits behave for the input variables and state variables
- By using the state table, we know how input and output are connected

**State table** – a multiple variable table with the following four sections:

- Present State the values of the state variables for each allowed state.
- Input the input combinations allowed.
- Next-state the value of the state at time (t+1) based on the present state and the input.
- Output the value of the output as a function of the <u>present state</u> and (sometimes) the <u>input</u>.

| Presen           | t state | Input | Next      | stage     | output |
|------------------|---------|-------|-----------|-----------|--------|
| $\boldsymbol{A}$ | В       | x     | $A_{T+1}$ | $B_{T+1}$ | y      |

Example of state table



| Presen | t state | X | Next    | stage   | y |
|--------|---------|---|---------|---------|---|
| $Q_A$  | $Q_B$   |   | $Q_A^+$ | $Q_B^+$ |   |

| Presen | t state | X | Next    | stage   | у |
|--------|---------|---|---------|---------|---|
| $Q_A$  | $Q_B$   |   | $Q_A^+$ | $Q_B^+$ |   |

Because there are 2 flip flop, there will be  $2^2$  state

| State | $Q_A$ | $Q_B$ |
|-------|-------|-------|
| $S_0$ | 0     | 0     |
| $S_1$ | 0     | 1     |
| $S_2$ | 1     | 0     |
| $S_3$ | 1     | 1     |

Each state will be represented as bubble, and therefore there will be 4 bubble





 $\begin{pmatrix} S_3 \\ 11 \end{pmatrix}$ 



For example, if the present stage, x and next stage is given below



| Pres  | sent<br>ate | X |         | ext<br>age | у |
|-------|-------------|---|---------|------------|---|
| $Q_A$ | $Q_B$       |   | $Q_A^+$ | $Q_B^+$    |   |
| 0     | 0           | 1 | 1       | 0          | 1 |

Example of state diagram



#### Example of state diagram for JK Flip flop

For single flipflop, the stage are  $S_0=0$  and  $S_1=1$ 



| 1.5 | прис | Output | 14.5 |
|-----|------|--------|------|
| Qn  | J    | K      | Qn+1 |
| 0   | 0    | 0      | 0    |
| 0   | 0    | 1      | 0    |
| 0   | 1    | 0      | 1    |
| 0   | 1    | 1      | 1    |
| 1   | 0    | 0      | 1    |
| 1   | 0    | 1      | 0    |
| 1   | 1    | 0      | 1    |
| 1   | 1    | 1      | 0    |

Input/Output

NS

PS

#### Conclusion

- State diagram gets confusing for large circuits
- For small circuits, it usually easier to understand the state diagram





#### Step

- 1. Find the input output equation (if any)
- 2. Make the state table
- 3. Make the state diagram

Example.

Find the state table and state diagram for the given circuit



Step 1. Find the input output equation (if any)

There is no output from the circuit

The input for D is



#### State table

Equation for next stage in D flip flop is  $Q_{n+1} = D$ 

Example when present stage A = 0, x = 0 and y=0, the output  $A_{t+1} = 0$ 

Truth table XOR

| Α | В | Out |
|---|---|-----|
| 0 | 0 | 0   |
| 0 | 1 | 1   |
| 1 | 0 | 1   |
| 1 | 1 | 0   |



Step 2. Make the state table

Because there is no output, therefore the state table does not need the output column

$$A_{t+1} = D$$
  
 
$$D = A XOR (X XOR Y)$$

#### State table

| Present<br>state | Inp | outs | Next<br>state |
|------------------|-----|------|---------------|
| A                | х   | у    | $A_{t+1}$     |
| 0                | 0   | 0    | 0             |
| 0                | 0   | 1    | 1             |
| 0                | 1   | 0    | 1             |
| 0                | 1   | 1    | 0             |
| 1                | 0   | 0    | 1             |
| 1                | 0   | 1    | 0             |
| 1                | 1   | 0    | 0             |
| 1                | 1   | 1    | 1             |

Step 3. Make the state diagram

There is 1 flip flop, therefore there are 2 state

| Present<br>state | Inp | outs | Next<br>state |
|------------------|-----|------|---------------|
| A                | х   | у    | $A_{t+1}$     |
| 0                | 0   | 0    | 0             |
| 0                | 0   | 1    | 1             |
| 0                | 1   | 0    | 1             |
| 0                | 1   | 1    | 0             |
| 1                | 0   | 0    | 1             |
| 1                | 0   | 1    | 0             |
| 1                | 1   | 0    | 0             |
| 1                | 1   | 1    | 1             |



Example.

Find the state table and state diagram for the given circuit



Step 1. Find the input output equation

$$Y = AB$$

$$T_A = XB$$

$$T_B = X$$



Step 2. Make the state table

There is 1 input, 1 output, 2 T flip flop

| Input x |   | P.S |   | N.S       |           | Ouput<br>Y |
|---------|---|-----|---|-----------|-----------|------------|
| 0       | 1 | Α   | В | $A_{t+1}$ | $B_{t+1}$ |            |

$$Y = AB$$

$$T_A = XB$$

$$T_{R} = X$$

In T flip flop

$$Q_{n+1} = Q_n XOR T$$
, therefore

$$A_{t+1} = A XOR T_A = A XOR (XB)$$

$$B_{t+1} = B XOR T_B = B XOR X$$

| Input | P.S | 5 | N         | .S        | Output |
|-------|-----|---|-----------|-----------|--------|
|       | Α   | В | $A_{t+1}$ | $B_{t+1}$ |        |
| 0     | 0   | 0 | 0         | 0         | 0      |
| 0     | 0   | 1 | 0         | 1         | 0      |
| 0     | 1   | 0 | 1         | 0         | 0      |
| 0     | 1   | 1 | 1         | 1         | 1      |
| 1     | 0   | 0 | 0         | 1         | 0      |
| 1     | 0   | 1 | 1         | 0         | 0      |
| 1     | 1   | 0 | 1         | 1         | 0      |
| 1     | 1   | 1 | 0         | 0         | 1      |

The state table can also be written as

| Present<br>State |   | 1     | <b>Next State</b> |       |   | Output |
|------------------|---|-------|-------------------|-------|---|--------|
|                  |   | x = 0 |                   | x = 1 |   |        |
| Α                | В | Α     | B A B             | В     | у |        |
|                  |   | 0     | 0                 | 0     | 1 | 0      |
|                  |   | 0     | 1                 | 1     | 0 | 0      |
|                  |   | 1     | 0                 | 1     | 1 | 0      |
|                  |   | 1     | 1                 | 0     | 0 | 1      |

Step 3. Make the state diagram

There are 2 flip flop, therefore there are 4 state

| Input | P.S |   | N         | .S        | Output |
|-------|-----|---|-----------|-----------|--------|
|       | Α   | В | $A_{t+1}$ | $B_{t+1}$ |        |
| 0     | 0   | 0 | 0         | 0         | 0      |
| 0     | 0   | 1 | 0         | 1         | 0      |
| 0     | 1   | 0 | 1         | 0         | 0      |
| 0     | 1   | 1 | 1         | 1         | 1      |
| 1     | 0   | 0 | 0         | 1         | 0      |
| 1     | 0   | 1 | 1         | 0         | 0      |
| 1     | 1   | 0 | 1         | 1         | 0      |
| 1     | 1   | 1 | 0         | 0         | 1      |





#### Step

- Obtain the state table
- 2. Determine the number of flip flop required and assign letter number
- 3. Decide the type of flip flop
- 4. Derive the circuit excitation table from state table
- 5. Obtain the expression for circuit output and flip flop input
- 6. Implement the circuit

Example.

Find the circuit for the given state diagram



Step 1. Obtain state table



| P.\$  | 3     |          | N        | Output   |          |     |     |  |
|-------|-------|----------|----------|----------|----------|-----|-----|--|
| $Q_A$ | $Q_B$ | X=O      |          | X=1      |          | X=0 | X=1 |  |
|       |       | $Q_{A+}$ | $Q_{B+}$ | $Q_{A+}$ | $Q_{B+}$ |     |     |  |
| 0     | 0     | 0        | 0        | 0        | 1        | 0   | 0   |  |
| 0     | 1     | 1        | 1        | 0        | 1        | 0   | 0   |  |
| 1     | 0     | 1        | 0        | 0        | 0        | 1   | 1   |  |
| 1     | 1     | 1        | 0        | 1        | 1        | 0   | 0   |  |

Step 2. Determine the number of flip flop required

There are 4 state → 2 flip flops (flip flop A and flip flop B)

Step 3. Decide the type of flip flop For this example, we will be use T flip flop

Step 4.

Derive the circuit excitation table from state table

#### Circuit excitation table

|       | P.S   |   | N.S      |          | FF input |       | OUTPUT |
|-------|-------|---|----------|----------|----------|-------|--------|
| $Q_A$ | $Q_B$ | X | $Q_{A+}$ | $Q_{A+}$ | $T_A$    | $T_B$ | Υ      |
| 0     | 0     | 0 | 0        | 0        |          |       | 0      |
| 0     | 0     | 1 | 0        | 1        |          |       | 0      |
| 0     | 1     | 0 | 1        | 1        |          |       | 0      |
| 0     | 1     | 1 | 0        | 1        |          |       | 0      |
| 1     | 0     | 0 | 1        | 0        |          |       | 1      |
| 1     | 0     | 1 | 0        | 0        |          |       | 1      |
| 1     | 1     | 0 | 1        | 0        |          |       | 0      |
| 1     | 1     | 1 | 1        | 1        |          |       | 0      |

| Qn | Qn+1 | T |
|----|------|---|
| 0  | 0    | 0 |
| 0  | 1    | 1 |
| 1  | 0    | 1 |
| 1  | 1    | 0 |

| Clk | Т | Qn+1            |
|-----|---|-----------------|
| 0   | X | Qn              |
| 1   | 0 | Qn              |
| 1   | 1 | $\overline{Qn}$ |

#### Circuit excitation table

| P.S   |       | N.S |          | FF input |       | OUTPUT |   |
|-------|-------|-----|----------|----------|-------|--------|---|
| $Q_A$ | $Q_B$ | X   | $Q_{A+}$ | $Q_{A+}$ | $T_A$ | $T_B$  | Y |
| 0     | O     | O   | 0        | O        | 0     | 0      | 0 |
| 0     | 0     | 1   | 0        | 1        | 0     | 1      | 0 |
| 0     | 1     | O   | 1        | 1        | 1     | 0      | 0 |
| 0     | 1     | 1   | 0        | 1        | 0     | 0      | 0 |
| 1     | O     | O   | 1        | O        | 0     | 0      | 1 |
| 1     | 0     | 1   | 0        | 0        | 1     | 0      | 1 |
| 1     | 1     | O   | 1        | O        | 0     | 1      | 0 |
| 1     | 1     | 1   | 1        | 1        | 0     | 0      | 0 |

Step 5. Obtain the expression for circuit output and flip flop input Use the characteristic table, when the value of  $T_A$   $T_B$ , and Y are 1

| P.S   |       | N.S |          | FF input |       | OUTPUT |   |
|-------|-------|-----|----------|----------|-------|--------|---|
| $Q_A$ | $Q_B$ | X   | $Q_{A+}$ | $Q_{A+}$ | $T_A$ | $T_B$  | Y |
| 0     | 0     | 1   | 0        | 1        | 0     | 1      | 0 |
| 0     | 1     | 0   | 1        | 1        | 1     | 0      | 0 |
| 1     | 0     | 1   | 0        | 0        | 1     | 0      | 1 |
| 1     | 1     | 0   | 1        | 0        | 0     | 1      | 0 |

$$T_A = \mathbf{Q}_A' \mathbf{Q}_B X' + \mathbf{Q}_A \mathbf{Q}_B' X$$

$$T_B = \boldsymbol{Q}_A' \boldsymbol{Q}_B' X + \boldsymbol{Q}_A \boldsymbol{Q}_B X'$$

We can also use K-MAP for this

Step 5. Obtain the expression for circuit output and flip flop input Use the characteristic table, when the value of  $T_A$   $T_B$ , and Y are 1

| P.S   |       | N.S |          | FF input |       | OUTPUT |   |
|-------|-------|-----|----------|----------|-------|--------|---|
| $Q_A$ | $Q_B$ | X   | $Q_{A+}$ | $Q_{A+}$ | $T_A$ | $T_B$  | Y |
| 1     | O     | O   | 1        | O        | 0     | 0      | 1 |
| 1     | 0     | 1   | 0        | 0        | 1     | 0      | 1 |

$$Y = Q_A Q_B' X' + Q_A Q_B' X = Q_A Q_B' (X + X') = Q_A Q_B' . 1 = Q_A Q_B'$$

We can also use K-MAP for this

Step 6. Implement the circuit

$$T_B = Q_A'Q_B'X + Q_AQ_BX'$$
  $Y = Q_AQ_B'$   
 $T_A = Q_A'Q_BX' + Q_AQ_B'X$ 



#### **Assignment**

Find the state diagram from the given circuit



#### **Assignment**

- Collect your answer to eLearning
- Your answer should be in 1 PDF file with file name : NIM(without zero)\_Name\_Assignment 8
- Deadline: Wednesday, April 13, 23.59 WIB

## References

M. Morris Mano, Digital Design, 5<sup>th</sup> ed, Prentice Hall, 2012, **Chapter 5** 



## Next Topic: Simplification of Sequential Circuit